本设计是针对LEON3 Altera Nios II startix2
2016-08-22
0 0 0
暂无评分
其他
如何获取积分?
This leon3 design is tailored to the Altera NiosII Startix2
Development board, with 16-bit DDR SDRAM and 2 Mbyte of SSRAM.
As of this time, the DDR interface only works up to 120 MHz.
At 130, DDR data can be read but not written.
NOTE: the test bench cannot be simulated with DDR enabled
because the Altera pads do not have the correct delay models.
* How to program the flash prom with a FPGA programming file
1. Create a hex file of the programming file with Quartus.
2. Convert it to srecord and adjust the load address:
objcopy --adjust-vma=0x800000 output_file.hexout -O srec fpga.srec
3. Program the flash memory using grmon:
flash erase 0x800000 0xb00000
flash load fpga.srec-This leon3 design is tailored to the Altera NiosII Startix2
Development board, with 16-bit DDR SDRAM and 2 Mbyte of SSRAM.
As of this time, the DDR interface only works up to 120 MHz.
At 130, DDR data can be read but not written.
NOTE: the
others
设计
针对
相关源码推荐
鲁班锁图纸
0
0
暂无评分
java 多例模式
0
0
暂无评分
java单例模式
0
0
暂无评分
设计模式总结之Observer Pattern——观察者模式
0
0
暂无评分
设计模式——组合模式
0
0
暂无评分
暂无评论